# 2102-COL216 Quiz 2

## Viraj Agashe

**TOTAL POINTS** 

### 13.5 / 20

#### **QUESTION 1**

## 1 Processor Performance 10 / 10

√ + 2 pts Correct percentage of instructions executed in the benchmark

### Part (a)

- √ + 2 pts Correctly identifying penalty reduction
- √ + 1 pts Correct Effective CPI
- √ + 1 pts Correct Speedup
  - + 0 pts Incorrect/Unattempted

### Part (b)

√ + 2 pts Correctly calculating overall average

### branch penalty

- √ + 1 pts Correct Effective CPI
- √ + 1 pts Correct speedup
  - + 1 pts Correct Idea, but wrong/incomplete

#### calculation

- + 0 pts Incorrect/Unattempted
- + 0 pts Incorrect/Unattempted

#### **QUESTION 2**

## 2 Miss Penalty 3.5 / 10

- + 0 pts Unattempted
- + O pts Wrong
- √ + 2 pts Finding memory transfer times
  - + 1 pts Case-A: WB policy (read miss time)
  - + 1 pts Case-A: WB policy (write miss time)
  - + 1 pts Case-A: WTWA policy (read miss time)
- √ + 1 pts Case-A: WTWA policy (write miss time)
- + 1 pts Case-A: WTNWA policy (read miss time)
- √ + 1 pts Case-A: WTNWA policy (write miss time)
  - + 2 pts Case-B (WB, WTWA, WTNWA)
- 0.5 Point adjustment
  - Partially incorrect answers (-1)

| Name         | Entry No.   |
|--------------|-------------|
| VIRAJ AGASHE | 2020CS10567 |

**COL216 Computer Architecture** 

Quiz 2

17.03.2022

- Q 1. A processor is implemented as a 5 stage pipeline. On encountering a branch instruction, any inline instructions following it in the pipeline are flushed. The decision whether branch is to be taken and computation of the target address, both happen in the third stage. The next instruction is fetched after that. The processor shows an effective CPI of 1.4 for a specific benchmark. Find the percentage of instructions executed in the benchmark that are branch instructions. Assume that in 70% of branch instructions branch is taken. The implementation team is considering one of the following two enhancements. Find the performance speed up in each case.
- a) Delayed branch with 1 delay slot is introduced for all branch instructions. Obviously, the instructions in the delay slots don't get flushed. Assume that for the benchmark under consideration, the compiler is able to fill up 80% of delay slots with useful instructions and remaining ones with no-
- b) Branch Target Buffer (BTB) is introduced which is looked up in the fetch eyele itself. If there is a BTB hit (assume hit rate of 80%), the target instruction is fetched in the next cycle from the address given by BTB. If there is a BTB miss, the processor continues with inline instructions (no flushing). When the branch instruction reaches the third stage, it is revealed whether the next instruction fetched is correct or not (assume that it is correct 90% of the time when there is a BTB hit and 80% when there is a BTB miss). Correct next instruction is fetched in the following cycle if required.

Let the fraction of branch instructions is f. gı. Due to the branch instructions having inline instructions flushed, If branch instruction starts at C, next instruction will start at cycle C+3.

> So, (1-f) I => Delay of 1 cycles (4) I => Delay of 3. cycles.

: 
$$CPI = (1-f) I \times 1 + f \times I \times 3 = 1.4$$

=>  $1 + 2f = 140.4 \Rightarrow f = 0.2$ 

:. 20 % instructions are branch instructions.

(a) Speed-up with delayed branch.

Delay: 
$$fI \Rightarrow (0.20)(3) + (0.80)(2) = 1.6 + 0.6$$

$$= 2.2$$

$$\therefore CPI = (1-f)Z \times 1 + f \times Z \times 2.2 = 0.8 \times 1 + 0.2 \times 2.2$$

$$= 0.80 + 0.44$$

$$(PI_{New} = 1.24)$$

So the speedup achieved in

(b) (yeles for branch =)

$$fI \Rightarrow 0.80 \times 0.90 \times 1 + 0.80 \times 0.10 \times 3$$

hit in correct 1 cycle

878 delay

2.48

$$\therefore CPI_{new} = (1-f)X \times 1 + f \times X \times 1.24$$

| Name         | Entry No.   |
|--------------|-------------|
| VIRAT AGASHE | 2020CS10567 |

**COL216 Computer Architecture** 

Quiz 2

17.03.2022

Q 2. Compare read miss penalty and write miss penalty for 3 different write policies for cache - WB, WTWA and WTNWA. Assume that the memory interface requires n<sub>1</sub> cycles to send address, n<sub>2</sub> cycles to read/write the first word after sending address and n<sub>3</sub> cycles to read/write each of the subsequent words. Wherever applicable, assume that the probability of a block being dirty at the time of its eviction is p. Do the comparison for the following two read/load policies.

- a) Sequential read, no data forwarding, no wrap-around load
- b) Concurrent read, data forwarding, wrap-around load

92. (a) Sequential read, no data forwarding, no was - around peralty Write Miss Penalty The entire block is read from memory waitten into the cache. Let a block have BH words, then. Write Miss penalty >> n1 + n2 = + B x N3. Block is read from memory into the cache, also written into the write miss penalty = h/h/f/2 /82 m3)

NI + N2 ×B×N3 + N1 + N2

Hor writing the manner of block man

not loaded with the eache.

Read miss Penalty.

Read into memory in each case.

WAD

Delay in WA, WTWA & WTNWA

Pelay in WA, WTWA & WTNWA

NI+112 + BXM3

2020 CS10567